| <b>Table 4.12</b> | Ambient temperature ranges |         |  |  |
|-------------------|----------------------------|---------|--|--|
| Standard          | Minimum                    | Maximum |  |  |
| Commercial        | 0° C                       | 70° C   |  |  |
| Industrial        | −40° C                     | 85° C   |  |  |
| Military          | −55° C                     | 125° C  |  |  |

## 4.7.3 Process Variation

Devices and interconnect have variations in film thickness, lateral dimensions, and doping concentrations [Bernstein99]. These variations occur from one wafer to another, between dice on the same wafer, and across an individual die; variation is generally smaller across a die than between wafers. These effects are sometimes called *inter-die* and *intra-die* variations; intra-die variation is also called *process tilt* because certain parameters may slowly and systematically vary across a die. For example, if an ion implanter delivered a greater dose nearer the center of a wafer than near the periphery, the threshold voltages might tilt radially across the wafer.

For devices, the most important variations are channel length L, oxide thickness  $t_{\rm ox}$ , and threshold voltage  $V_t$ . Channel length variations are caused by photolithography proximity effects, deviations in the optics, and plasma etch dependencies. Oxide thickness is well controlled and generally is only significant between wafers; its effects on performance are often lumped into the channel length variation. Threshold voltages vary because of different doping concentrations and annealing effects, mobile charge in the gate oxide, and discrete dopant variations caused by the small number of dopant atoms in tiny transistors.

For interconnect, the most important variations are line width and spacing, metal and dielectric thickness, and contact resistance. Line width and spacing, like channel length, depend on photolithography and etching proximity effects. Thickness may be influenced by polishing. Contact resistance depends on contact dimensions and the etch and clean steps.

## 4.7.4 Design Corners

From the designer's point of view, the collective effects of process and environmental variation can be lumped into their effect on transistors: typical (also called nominal), fast, or slow. In CMOS, there are two types of transistors with somewhat independent characteristics, so the speed of each can be characterized. Moreover, interconnect speed may vary independently of devices. When these processing variations are combined with the environmental variations, we define design or process corners. The term corner refers to an imaginary box that surrounds the guaranteed performance of the circuits, shown in Figure 4.59. The box is not square because some characteristics such as oxide thickness track between devices, making it impossible to simultaneously find a slow nMOS transistor with thick oxide and a fast pMOS transistor with thin oxide.



FIG 4.59 Design corners

Table 4.13 lists a number of important design corners. The corners are specified with five letters describing the nMOS, pMOS, interconnect, power supply, and temperature, respectively. The letters are F, T, and S, for fast, typical, and slow. The environmental corners for a 1.8 V commercial process are shown in Table 4.14, illustrating that circuits are fastest at high voltage and low temperature. Circuits are most likely to fail at the corners of the design space, so nonstandard circuits should be simulated at all corners to ensure they operate correctly in all cases. Often integrated circuits are designed to meet a timing specification for typical processing. These parts may be binned; faster parts are rated for higher frequency and sold for more money, while slower parts are rated for lower frequency. In any event, the parts must still work in the slowest SSSS environment. Other integrated circuits are designed to obtain high yield at a relatively low frequency; these parts are simulated for timing in the slow process corner. The fast corner FFFFF has maximum DC power dissipation because threshold voltages are lowest. Other corners are used to check for races and ratio problems where the relative strengths and

speeds of different transistors or interconnect are important. The FFFFS corner is important for noise because the edge rates are fast, causing more coupling; the threshold voltages are low; and the leakage is high [Shepard99].

Often the corners are abbreviated to fewer letters. For example, two letters generally refer to nMOS and pMOS. Three refer to nMOS, pMOS, and environment. Four refer to nMOS, pMOS, voltage, and temperature.

| Corner       |      |      |          |      | Purpose                                                                                   |  |
|--------------|------|------|----------|------|-------------------------------------------------------------------------------------------|--|
| nMOS         | pMOS | Wire | $V_{DD}$ | Temp |                                                                                           |  |
| T            | T    | T    | S        | S    | timing specifications (binned parts)                                                      |  |
| S            | S    | S    | S        | S    | timing specifications (conservative)                                                      |  |
| F            | F    | F    | F        | F    | F DC power dissipation, race conditions, hold time constraints pulse collapse, noise      |  |
| F            | F    | F    | F        | S    | subthreshold leakage noise, overall noise analysis                                        |  |
| S            | S    | F    | S        | S    | races of gates against wires                                                              |  |
| $\mathbf{F}$ | F    | S    | F        | F    | races of wires against gates                                                              |  |
| S            | F    | Т    | F        | F    | pseudo-nMOS & ratioed circuits noise margins, memor read/write, race of pMOS against nMOS |  |
| F            | S    | Т    | F        | F    | ratioed circuits, memory read/write, race of nMOS against pMOS                            |  |

| <b>Table 4.14</b> |      | Environmental corners |             |  |
|-------------------|------|-----------------------|-------------|--|
| Corner            | Vo   | oltage                | Temperature |  |
| F                 | 1.98 |                       | 0° C        |  |
| T                 | 1.   | .8                    | 70° C       |  |
| S                 | 1.   | 62                    | 125° C      |  |

It is important to know the design corner when interpreting delay specifications. For example, the datasheet in Figure 4.25 is specified at the 25° C TTTT corner. The SS corner is 27% slower. The cells are derated at -71% per volt and 0.13%/°C, for additional penalties of 13% each in the low voltage and high temperature corners. These factors are multiplicative, giving SSSS delay of 1.62 times nominal.

[Ho01] and [Chinnery02] find the FO4 inverter delay can be estimated from the effective channel length  $L_{\rm eff}$  as:

- L<sub>eff</sub> (0.36 ps/nm) in TTTT corner
- $L_{\rm eff}$  (0.50 ps/nm) in TTSS corner
- $L_{\rm eff}$  (0.60 ps/nm) in SSSS corner

Note that the effective channel length is aggressively scaled faster than the drawn channel length to improve performance. Typically  $L_{\rm eff}$  = 0.5-0.7  $L_{\rm drawn}$ . For example, Intel's 180 nm process was originally manufactured with  $L_{\rm eff}$  = 140 nm and eventually pushed to  $L_{\rm eff}$  = 100 nm. Our model predicts an FO4 inverter delay of about 70–50 ps in the TTSS corner where design usually takes place.

In addition to working at the standard process corners, chips must function in a very high temperature, high voltage burn-in corner (e.g.,  $125-140^{\circ}$  C externally, corresponding to an even higher internal temperature, and 1.3-1.7x nominal  $V_{DD}$  [Vollertsen99]), as described in Section 9. While it does not have to run at full speed, it must operate correctly so that all nodes can toggle. The burn-in corner has very high leakage and can dictate the size of keepers and weak feedback on domino gates and static latches.

Processes with multiple threshold voltages and/or multiple oxide thicknesses can see each flavor of transistor independently varying as fast, typical, or slow. This can easily lead to more corners than anyone would care to simulate and raises challenges about identifying what corners must be checked for different types of circuits.

## 4.7.5 Matching

There are many cases in which the designer cares how well two nominally identical transistors match. For example, in a sense amplifier, the minimum voltage that reliably can be sensed depends on the offset voltage of the amplifier, which in turn depends on mismatch between the input transistors. Differential pairs used in most analog circuits are also very sensitive to mismatch between input transistors. In a clock distribution network, we would like to distribute a clock to all points on a chip at the same time and mismatch leads to

